

## Vishay Siliconix

### **Power MOSFET**

| PRODUCT SUMMARY                 |                         |      |  |  |  |
|---------------------------------|-------------------------|------|--|--|--|
| V <sub>DS</sub> (V)             | 100                     | 100  |  |  |  |
| $R_{DS(on)}\left(\Omega\right)$ | V <sub>GS</sub> = 5.0 V | 0.54 |  |  |  |
| Q <sub>g</sub> (Max.) (nC)      | 6.1                     |      |  |  |  |
| Q <sub>gs</sub> (nC)            | 2.6                     |      |  |  |  |
| Q <sub>gd</sub> (nC)            | 3.3                     |      |  |  |  |
| Configuration                   | Single                  |      |  |  |  |



N-Channel MOSFET

#### **FEATURES**

- Surface Mount
- · Available in Tape and Reel
- Dynamic dV/dt Rating
- · Repetitive Avalanche Rated
- · Logic-Level Gate Drive
- R<sub>DS(on)</sub> Specified at V<sub>GS</sub> = 4 V and 5 V
- Fast Switching
- Lead (Pb)-free Available

#### **DESCRIPTION**

Third generation Power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effictiveness.

The SOT-223 package is designed for surface-mounting using vapor phase, infrared, or wave soldering techniques. Its unique package design allows for easy automatic pick-and-place as with other SOT or SOIC packages but has the added advantage of improved thermal performace due to an enlarged tab for heatsinking. Power dissipation of greater than 1.25 W is possible in a typical surface mount application.

| ORDERING INFORMATION |             |                           |  |  |  |
|----------------------|-------------|---------------------------|--|--|--|
| Package              | SOT-223     | SOT-223                   |  |  |  |
| Lead (Pb)-free       | IRLL110PbF  | IRLL110TRPbFa             |  |  |  |
|                      | SiHLL110-E3 | SiHLL110T-E3 <sup>a</sup> |  |  |  |
| SnPb                 | IRLL110     | IRLL110TR <sup>a</sup>    |  |  |  |
|                      | SiHLL110    | SiHLL110Ta                |  |  |  |

#### Note

a. See device orientation.

| <b>ABSOLUTE MAXIMUM RATINGS</b> T                  | <sub>C</sub> = 25 °C, u  | nless otherw                                                          | ise noted                         |                  |      |  |
|----------------------------------------------------|--------------------------|-----------------------------------------------------------------------|-----------------------------------|------------------|------|--|
| PARAMETER                                          |                          |                                                                       | SYMBOL                            | LIMIT            | UNIT |  |
| Drain-Source Voltage                               |                          |                                                                       | $V_{DS}$                          | 100              | V    |  |
| Gate-Source Voltage                                |                          |                                                                       | $V_{GS}$                          | ± 10             | V    |  |
| Continuous Drain Current                           | V <sub>GS</sub> at 5.0 V | $T_{\rm C} = 25 ^{\circ}{\rm C}$<br>$T_{\rm C} = 100 ^{\circ}{\rm C}$ |                                   | 1.5              | А    |  |
|                                                    | VGS at 5.0 V             | T <sub>C</sub> = 100 °C                                               | I <sub>D</sub>                    | 0.93             |      |  |
| Pulsed Drain Current <sup>a</sup>                  |                          |                                                                       | I <sub>DM</sub>                   | 12               | 1    |  |
| Linear Derating Factor                             |                          |                                                                       | 0.025                             | W/°C             |      |  |
| Linear Derating Factor (PCB Mount)e                |                          |                                                                       | 0.017                             |                  |      |  |
| Single Pulse Avalanche Energy <sup>b</sup>         |                          |                                                                       | E <sub>AS</sub>                   | 50               | mJ   |  |
| Repetitive Avalanche Current <sup>a</sup>          |                          |                                                                       | I <sub>AR</sub>                   | 1.5              | Α    |  |
| Repetitive Avalanche Energy <sup>a</sup>           |                          |                                                                       | E <sub>AR</sub>                   | 0.31             | mJ   |  |
| Maximum Power Dissipation                          | T <sub>C</sub> =         | 25 °C                                                                 | В                                 | 3.1              | W    |  |
| Maximum Power Dissipation (PCB Mount) <sup>e</sup> | T <sub>A</sub> =         | 25 °C                                                                 | $P_D$                             | 2.0              |      |  |
| Peak Diode Recovery dV/dt <sup>c</sup>             |                          |                                                                       | dV/dt                             | 5.5              | V/ns |  |
| Operating Junction and Storage Temperature Range   |                          |                                                                       | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 150    | °C   |  |
| Soldering Recommendations (Peak Temperature)       | for                      | for 10 s                                                              |                                   | 300 <sup>d</sup> | 1    |  |

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11). b.  $V_{DD} = 25$  V, starting  $T_J = 25$  °C, L = 25 mH,  $R_G = 25$   $\Omega$ ,  $I_{AS} = 1.5$  A (see fig. 12). c.  $I_{SD} \le 5.6$  A, dl/dt  $\le 75$  A/ $\mu$ s,  $V_{DD} \le V_{DS}$ ,  $T_J \le 150$  °C. d. 1.6 mm from case.

- e. When mounted on 1" square PCB (FR-4 or G-10 material).
- \* Pb containing terminations are not RoHS compliant, exemptions may apply

# IRLL110, SiHLL110

# Vishay Siliconix



| THERMAL RESISTANCE RATINGS                           |                   |      |      |      |  |
|------------------------------------------------------|-------------------|------|------|------|--|
| PARAMETER                                            | SYMBOL            | TYP. | MAX. | UNIT |  |
| Maximum Junction-to-Ambient (PCB Mount) <sup>a</sup> | R <sub>thJA</sub> | -    | 60   | °C/W |  |
| Maximum Junction-to-Case (Drain)                     | $R_{thJC}$        | -    | 40   |      |  |

#### Note

a. When mounted on 1" square PCB (FR-4 or G-10 material).

| PARAMETER                                     | SYMBOL                | TES                                                                                 | MIN.                                                                            | TYP.       | MAX.                 | UNIT  |        |  |
|-----------------------------------------------|-----------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------|----------------------|-------|--------|--|
| Static                                        |                       |                                                                                     |                                                                                 |            |                      |       | •      |  |
| Drain-Source Breakdown Voltage                | V <sub>DS</sub>       | V <sub>GS</sub> =                                                                   | 100                                                                             | -          | -                    | V     |        |  |
| V <sub>DS</sub> Temperature Coefficient       | $\Delta V_{DS}/T_{J}$ | Reference                                                                           | -                                                                               | 0.12       | -                    | V/°C  |        |  |
| Gate-Source Threshold Voltage                 | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                            |            | -                    | 2.0   | V      |  |
| Gate-Source Leakage                           | I <sub>GSS</sub>      | V <sub>GS</sub> = ± 10 V                                                            |                                                                                 | -          | -                    | ± 100 | nA     |  |
| Zana Oaka Walkana Basis Oamant                |                       | V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0 V                                      |                                                                                 | -          | -                    | 25    |        |  |
| Zero Gate Voltage Drain Current               | I <sub>DSS</sub>      | V <sub>DS</sub> = 80 V                                                              | V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C                                  | -          | -                    | 250   | μΑ     |  |
| Drain-Source On-State Resistance              | Ъ                     | V <sub>GS</sub> = 5.0 V                                                             | I <sub>D</sub> = 0.90 A <sup>b</sup>                                            | -          | -                    | 0.54  |        |  |
| Drain-Source On-State Resistance              | $R_{DS(on)}$          | V <sub>GS</sub> = 4.0 V                                                             | I <sub>D</sub> = 0.75 A                                                         | -          | -                    | 0.76  | Ω      |  |
| Forward Transconductance                      | 9 <sub>fs</sub>       | V <sub>DS</sub> = 25 V, I <sub>D</sub> = 0.90 A                                     |                                                                                 | 0.57       | -                    | -     | S      |  |
| Dynamic                                       |                       |                                                                                     |                                                                                 |            |                      |       | •      |  |
| Input Capacitance                             | C <sub>iss</sub>      |                                                                                     | $V_{GS} = 0 V$ ,                                                                |            | 250                  | -     | pF     |  |
| Output Capacitance                            | C <sub>oss</sub>      | $V_{DS} = 25 \text{ V},$ $f = 1.0 \text{ MHz}, \text{ see fig. } 5$                 |                                                                                 | -          | 80                   | -     |        |  |
| Reverse Transfer Capacitance                  | C <sub>rss</sub>      |                                                                                     |                                                                                 | -          | 15                   | -     |        |  |
| Total Gate Charge                             | Qg                    |                                                                                     |                                                                                 | -          | -                    | 6.1   | nC     |  |
| Gate-Source Charge                            | Q <sub>gs</sub>       | V <sub>GS</sub> = 5.0 V                                                             | $I_D = 5.6 \text{ A}, V_{DS} = 80 \text{ V},$<br>see fig. 6 and 13 <sup>b</sup> | -          | -                    | 2.6   |        |  |
| Gate-Drain Charge                             | Q <sub>gd</sub>       |                                                                                     | goo ng. o ana ro                                                                | -          | -                    | 3.3   |        |  |
| Turn-On Delay Time                            | t <sub>d(on)</sub>    |                                                                                     | <u>'</u>                                                                        |            | 9.3                  | -     | ns     |  |
| Rise Time                                     | t <sub>r</sub>        | $V_{DD} = 50 \text{ V}, I_D = 5.6 \text{ A}, R_G = 12 \Omega, R_D = 8.4 \Omega$     |                                                                                 | -          | 47                   | -     |        |  |
| Turn-Off Delay Time                           | t <sub>d(off)</sub>   |                                                                                     |                                                                                 | -          | 16                   | -     |        |  |
| Fall Time                                     | t <sub>f</sub>        |                                                                                     |                                                                                 |            | 18                   | -     |        |  |
| Internal Drain Inductance                     | L <sub>D</sub>        | Between lead,<br>6 mm (0.25") from<br>package and center of<br>die contact          |                                                                                 | -          | 4.0                  | -     | nH     |  |
| Internal Source Inductance                    | L <sub>S</sub>        |                                                                                     |                                                                                 | -          | 6.0                  | -     | ] IIII |  |
| <b>Drain-Source Body Diode Characteristic</b> | s                     |                                                                                     |                                                                                 |            |                      |       |        |  |
| Continuous Source-Drain Diode Current         | I <sub>S</sub>        | MOSFET symbol showing the integral reverse p - n junction diode                     |                                                                                 | -          | -                    | 1.5   | А      |  |
| Pulsed Diode Forward Current <sup>a</sup>     | I <sub>SM</sub>       |                                                                                     |                                                                                 | -          | -                    | 12    |        |  |
| Body Diode Voltage                            | V <sub>SD</sub>       | $T_J = 25 ^{\circ}\text{C},  I_S = 1.5  \text{A},  V_{GS} = 0  \text{V}^{\text{b}}$ |                                                                                 | -          | -                    | 2.5   | V      |  |
| Body Diode Reverse Recovery Time              | t <sub>rr</sub>       | T <sub>J</sub> = 25 °C, I <sub>F</sub> = 5.6 A, dI/dt = 100 A/μs <sup>b</sup>       |                                                                                 | -          | 110                  | 130   | ns     |  |
| Body Diode Reverse Recovery Charge            | Q <sub>rr</sub>       |                                                                                     |                                                                                 | -          | 0.50                 | 0.65  | μC     |  |
| Forward Turn-On Time                          | t <sub>on</sub>       | Intrinsic tu                                                                        | on is don                                                                       | ninated by | L <sub>S</sub> and I | _D)   |        |  |

#### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq$  300  $\mu$ s; duty cycle  $\leq$  2 %.



### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Fig. 1 - Typical Output Characteristics



Fig. 2 - Typical Output Characteristics



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature

# Vishay Siliconix





Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Maximum Safe Operating Area







Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case

# Vishay Siliconix





Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Maximum Avalanche Energy vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit



### Peak Diode Recovery dV/dt Test Circuit





d3 or ioniogic level derices

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?91320.

Fig. 14 - For N-Channel



Vishay

### **Disclaimer**

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

Revision: 18-Jul-08

Document Number: 91000 www.vishay.com